Search

Gregson D Chinn

Deceased

from Oro Valley, AZ

Also known as:
  • Gregson Debra Chinn
  • Chinn Gregson
Phone and address:
1320 Volans Pl, Tucson, AZ 85737
5207977397

Gregson Chinn Phones & Addresses

  • 1320 Volans Pl, Tucson, AZ 85737 • 5207977397
  • Oro Valley, AZ
  • Torrance, CA
  • Alhambra, CA
  • Gardena, CA

Work

  • Position:
    Food Preparation and Serving Related Occupations

Us Patents

  • High-Speed Data Register For Laser Range Finders

    view source
  • US Patent:
    56443870, Jul 1, 1997
  • Filed:
    Jun 7, 1995
  • Appl. No.:
    8/484736
  • Inventors:
    Dwight N. Oda - Rancho Santa Margarita CA
    Gregson D. Chinn - Oro Valley AZ
    Charles E. Nourrcier - Lakewood CA
  • Assignee:
    Hughes Electronics - Los Angeles CA
  • International Classification:
    G01C 308
    G11C 1900
  • US Classification:
    356 501
  • Abstract:
    A high-speed data register for storing a series of data values received at a high-speed clock rate and including a first set of pipelined latches and a second set of pipelined latches. Control circuitry loads the received data values alternately into said first set of latches and said second set of latches from an input or "last" register, which stores the last data value received by the data register. Data values thus enter the last register at the high-speed clock rate but are loaded into each of the first and second set of pipelined latches at one-half that rate.
  • High-Speed Synchronous Counter Circuitry

    view source
  • US Patent:
    59433868, Aug 24, 1999
  • Filed:
    May 24, 1995
  • Appl. No.:
    8/449461
  • Inventors:
    Gregson D. Chinn - Oro Valley AZ
    Dwight N. Oda - Rancho Santa Margarita CA
  • Assignee:
    Hughes Electronics - Los Angeles CA
  • International Classification:
    H03K 2116
  • US Classification:
    377116
  • Abstract:
    Digital counter register stages are constructed as two-to-one mux registers, each employing a multiplexer stage having first, second, and third inputs and an output connected to the switching signal input of a D-type flip-flop, whose Q output comprises a first input to the multiplexer stage. An inverter buffer is associated with each register stage and has an input connected to the output of said D-type flip-flop and an output connected to the second input of the multiplexer stage and fed forward to a NOR gate associated with each subsequent register stage. The output of the NOR gate comprises the third input to the multiplexer stage of the associated register stage.

Get Report for Gregson D Chinn from Oro Valley, AZDeceased
Control profile